

# Laboratory 3 – VHDL

Computer Architecture

A.Y. 2023/24

## Table of contents

- An introduction to VHDL
- VHDL characteristics
- Data types
- Objects
- Code examples
- The 7-segment display example and exercise

## An introduction to VHDL

#### What is VHDL?

VHDL is a Hardware Description Language used to model a digital system, for synthesis and simulation.

#### When was it created?

VHDL was developed for the US military in the 1980s and has been standardized by IEEE as *IEEE Std 107*6.

### What are its advantages?

Word-rich: semantics allow for self-documented, unambiguous designs.

Reusability: VHDL allows development of reusable packages for various applications.

### Hierarchical design

VHDL is hierarchical, meaning that each block (*entity*) can contain other entities which are defined separately. Multiple instances of an entity can exist in different higher-level entities.

### **Component reutilization**

Having multiple instances of an entity allows for design reutilization and nesting structures.

Furthermore, lower-level entities are independent of each other, enabling groups of designers to work on different subsystems of the same design.

#### **Entities and Architectures**

An *Entity* represents the external view of a system: in it, input/output gates and parameters are defined.

An *Architecture* defines how a system works by using VHDL instructions and lower-level components.

### Design files

A **Design file** is the highest-level structure in a program; also known as the Top-Level Entity. It is made up of several *design units*.

# VHDL – Entities and Architectures Example

#### **Syntax:**

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY __entity_name IS
    GENERIC(define parameters);
    PORT(define inputs and outputs);
END __entity_name;
ARCHITECTURE a OF __entity_name IS
    SIGNAL and COMPONENT declarations;
BEGIN
    statements;
END a;
```

#### **Identifiers**

An identifier represents the name of a circuit element, signal, port, variable, entity, architecture, etc.

Identifiers *must start with a letter*, followed by a combination of letters and numbers (*no spaces*), as well as underscores ("\_"), but *not two\_ in a row*.

Identifiers are not case-sensitive, and no other special characters are allowed.

#### Valid identifiers:

adder\_5bit
MarioLuigi
sample3

#### **Invalid identifiers:**

5bit\_\_adder
temp?
my component



...why?

#### **Reserved words**

You cannot use certain words in your identifiers, because they are reserved for the language.

This table contains some examples.

(just like you can't name a variable "if" in Python...)

| abs       | access       | after         | alias    | all        |
|-----------|--------------|---------------|----------|------------|
| and       | architecture | array         | assert   | attribute  |
| begin     | block        | body          | buffer   | bus        |
| case      | component    | configuration | constant | disconnect |
| downto    | else         | elseif        | end      | entity     |
| exit      | file         | for           | function | generate   |
| generic   | guarded      | if            | in       | inout      |
| is        | label        | library       | linkage  | loop       |
| map       | mod          | nand          | new      | next       |
| nor       | not          | null          | of       | on         |
| open      | or           | others        | out      | package    |
| port      | procedure    | process       | range    | record     |
| register  | rem          | report        | return   | select     |
| severity  | signal       | subtype       | then     | to         |
| transport | type         | units         | until    | use        |
| variable  | wait         | when          | while    | with       |
| xor       |              |               |          |            |

### Ports and port types

Every entity must have ports, signals that go into and out of the entity. Every signal has a type.

#### Port declaration syntax:



#### Port types:

IN: read but not modified.OUT: modified but not read.BUFFER: always active. Read and

modified.

INOUT: bidirectional, tri-state gate.

Read and modified.

### **Data types**

Every port has a **data type**. The most common data types in VHDL are the BIT and BIT\_VECTOR types.

The BIT data type defines the logical values '0' and '1'.

What if my ports need more than 1 bit?

Bit vectors are used to define variables using more than 1 bit.

```
d: IN BIT_VECTOR (3 downto 0) -- 4 bits total
```

Accessing a specific bit: d(3)

# VHDL – Majority vote code example

Basic logic gates are already included in the IEEE library.



# VHDL – More code examples

Dropbox: Laboratories/lab3examples/half\_add.vhd

```
3 ENTITY half_add IS
4 PORT(
5 a,b: IN BIT;
6 sum, carry: OUT BIT);
7 END half_add;
8 ARCHITECTURE adder of half_add IS
9 BEGIN
10 sum <= a xor b;
11 carry <= a and b;
12 END adder;
```

**Exercise 1:** import the contents of *lab3examples* into a new Quartus project.

# VHDL – More code examples

#### bitwise\_and\_4.vhd

```
-- 4-bit bitwise and function
    -- y0 = a0 and b0; y1 = a1 and b1; etc.
    ENTITY bitwise_and_4 IS
        PORT (
                a0, a1, a2, a3: IN BIT;
                b0, b1, b2, b3: IN BIT;
                y0, y1, y2, y3: OUT BIT);
   END bitwise and 4;
   ARCHITECTURE and gate of bitwise and 4 IS
13
   BEGIN
        y0 <= a0 and b0;
       y1 <= a1 and b1;
       y2 <= a2 and b2;
        y3 <= a3 and b3;
   END and gate;
```

#### bitwise\_and\_vec\_4.vhd



## VHDL – Bit vector data type

Assignments for vectors are made from left to right, and the contents can be chosen according to the numbering of the elements.

Constant values: assignment using double quotes (like strings)

Example:

```
my_vector: OUT BIT_VECTOR (7 downto 0)
...
my_vector <= "11010011"</pre>
```

# VHDL – Other data types

### Integers

Positive and negative; 3 -143 15 8 0

e.g. y <= 5;

Max range: depends on compiler (assume 32 bits)

#### Characters

Simple letters, use single quotes: 'a', 'Z'...

### Strings

are made up of a set of characters. "hello", "World"...

# VHDL – Other data types

### STD\_LOGIC and STD\_LOGIC\_VECTOR

The STD\_LOGIC type is like the BIT type, but with additional possible values:

'U': uninitialized. The signal hasn't been set yet.

'X': unknown. Impossible to determine this value.

'0': logic 0

'1': logic 1

'Z': high impedence

'W': weak signal, can't tell if it should be 0 or 1

'L': low signal, should go to 0

'H': high signal, should go to 1

'-': don't care

You must use the following instruction at the start of your design file to import this type:

```
2 LIBRARY ieee;
3 USE ieee.std_logic_1164.ALL;
```

Use STD\_LOGIC instead of BIT!

# VHDL – Objects

#### **Variables**

Variables in VHDL are only declared in sequential structures (processes), before the BEGIN keyword. They represent data stored in computer memory (not the hardware) used during synthesis to generate the circuit.

```
VARIABLE bitsize : INTEGER := 16;
```

#### **Constants**

Objects that maintain their initial value. CONSTANT bitsize: INTEGER:= 16;

### **Assignment**

The operator <= assigns values to signals.

```
SIGNAL my_signal : STD_LOGIC_VECTOR (7 downto 0);
my_signal <= "1010101010"; -- assigning multiple values
my_signal (5) <= '1'; -- assigning to a specific element
my_signal (7 downto 5) <= "101"; -- assigning to certain elements of the array
my_signal <= (others => '1' ); -- assigning the same value to all array elements
```

# VHDL – More code examples

signal\_ex.vhd

```
LIBRARY ieee:
4 USE ieee.std logic 1164.ALL;
  ENTITY signal ex IS
       PORT (
               a,b,c: IN STD LOGIC;
               w,x,y,z: OUT STD_LOGIC);
  END signal ex;
  ARCHITECTURE sig of signal ex IS
  -- Declaration area
  -- Define signal here
       SIGNAL inputs: STD_LOGIC_VECTOR (2 downto 0);
       SIGNAL outputs: STD_LOGIC_VECTOR (3 downto 0);
  BEGIN
  -- Concatenate input ports into 3-bit signal inputs
       inputs <= a & b & c;
       WITH inputs SELECT
       outputs <= "1000" WHEN "000",
                        "0100" WHEN "001",
                        "0110" WHEN "010",
                        <u>"100</u>1" WHEN "011",
                        "0110" WHEN "100",
                        "0001" WHEN "101",
                        "1001" WHEN "110",
                        "0010" WHEN "111",
                        "0000" WHEN others:
   -- Separate signal into individual ports
       w <= outputs(3);</pre>
       x \leftarrow outputs(2);
       v <= outputs(1);</pre>
       z <= outputs(0);</pre>
   END sig;
```

### signal\_ex\_2.vhd

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY signal ex2 IS
    PORT (
             a,b,c,d :IN STD_LOGIC;
            y: OUT STD_LOGIC);
END signal ex2;
ARCHITECTURE cct of signal ex2 IS
--DECLARE SIGNAL
    SIGNAL a xor b: STD LOGIC;
BEGIN
-- Define signal in terms of ports a and b
    a xor b \leftarrow ((not a) and b) or (a and (not b));
-- Combine signal with ports c and d
    y <= a_xor_b or ((not c) and d);
END cct;
```



Which is better? What does the timing simulation say?

## VHDL – WHEN/ELSE construct

### Concurrent conditional assignment.

(Similar to if/else in programming)

It enables the assignment of different values to a specific signal based on the validity of Boolean expressions. In cases where two or more Boolean expressions evaluate to true, only the one corresponding to the first valid expression is assigned.

This design pattern is translated to multiplexers when generating the circuit.

## VHDL – WITH/SELECT construct

### Concurrent conditional assignment.

(Similar to switch case in programming)

It is used when assigning a value based on constant expression.

The design is synthetized with multiplexers.

```
16 MUX4: WITH s SELECT

17 y <= d(0) WHEN "00",

18 d(1) WHEN "01",

19 d(2) WHEN "10",

20 d(3) WHEN "11";
```

# VHDL – The 7-segment display







# VHDL – 7-segment display example

#### bcd\_7seg\_dec.vhd

```
2 LIBRARY ieee;
  USE ieee.std_logic_1164.ALL;
  ENTITY bcd_7seg_dec IS
       PORT(
                inputs: IN STD LOGIC VECTOR (3 downto 0);
               a,b,c,d,e,f,g: OUT STD_LOGIC);
   END bcd 7seg dec;
   ARCHITECTURE decoder of bcd_7seg_dec IS
       SIGNAL output: STD_LOGIC_VECTOR (6 downto 0);
  BEGIN
       WITH inputs SELECT
       output <= "1111110" WHEN "0000",
                        "0110000" WHEN "0001",
                        "1101101" WHEN "0010",
                        "1111001" WHEN "0011",
                        "0110011" WHEN "0100",
                        "1011011" WHEN "0101",
                        "1011111" WHEN "0110",
                        "1110000" WHEN "0111",
                        "1111111" WHEN "1000",
                        "1111011" WHEN "1001",
                        "0000000" WHEN others;
   —— Separate the output vector to make individual pin outputs
       a <= output(6);
       b <= output(5);</pre>
       c <= output(4);</pre>
       d <= output(3);</pre>
       e <= output(2);
       f <= output(1);</pre>
       g <= output(0);</pre>
  END decoder;
```





# VHDL – 7-segment display exercise

**Exercise 2.** Extend the *bcd\_7seg\_dec.vhd* VHDL file to decode hexadecimal values (a, b, c, d, e, f).

Test the digital design with a functional testbed (as in Lab2)



### References

- Tokheim, R., Digital Electronics: Principles And Applications.
- Floyd, Thomas L., Digital Fundamentals.
- Mano, Morris. Digital Design.
- Intel QUARTUS Help Manuals
- Tocci, Ronald. Digital Systems Principles and Applications.